# Homework 2 Seth Denney

## **7.6**

**a)** The largest that the swapped-out process could have been is 8MB, as that is the largest contiguous block of currently-available memory.

**b)**  $1MB + 2MB + 5MB \rightarrow 8MB$ 

c) 3MB process to be brought into memory...

BEST – It will take the 3MB block near the end.

FIRST – It will take part of the 4MB block near the front.

NEXT – It will take part of the 5MB block immediately following X.

WORST – It will take part of the 8MB block in the middle (the largest).

## 7.7

a)

| [               | 1M8       |           |        |      |      |  |  |  |  |  |  |
|-----------------|-----------|-----------|--------|------|------|--|--|--|--|--|--|
|                 |           |           |        |      |      |  |  |  |  |  |  |
| Request A = 70k | A=128k    | 128k      | 25     | 6k   | 512k |  |  |  |  |  |  |
| Downship - 25th |           |           |        |      |      |  |  |  |  |  |  |
| Request B = 35k | A=128k    | B=64k 64l | 25     | 6k   | 512k |  |  |  |  |  |  |
|                 |           |           |        |      |      |  |  |  |  |  |  |
| Request C = 80k | A=128k    | B=64k 64l | C=128k | 128k | 512k |  |  |  |  |  |  |
|                 |           |           |        |      |      |  |  |  |  |  |  |
| Return A = 70k  | 128k      | B=64k 64l | C=128k | 128k | 512k |  |  |  |  |  |  |
| . г             |           |           |        |      |      |  |  |  |  |  |  |
| Request D = 60k | D=64k 64k | B=64k 64l | C=128k | 128k | 512k |  |  |  |  |  |  |
|                 |           |           |        |      |      |  |  |  |  |  |  |
| Return B = 35k  | D=64k 64k | 128k      | C=128k | 128k | 512k |  |  |  |  |  |  |
|                 |           |           |        |      |      |  |  |  |  |  |  |
| Return D = 60k  | 25        | 6k        | C=128k | 128k | 512k |  |  |  |  |  |  |
| г               |           |           |        |      |      |  |  |  |  |  |  |
| Return C = 80k  | 1MB       |           |        |      |      |  |  |  |  |  |  |

b)



#### 7.12

- a)  $2^{16}$  pages:  $2^{10}$  byte page size  $\rightarrow 26$  bits in a logical address (16 for page number, 10 for offset)
- **b)**  $2^{10}$  byte page size  $\rightarrow 2^{10}$  byte frame size
- c)  $2^{32}$  bytes of physical memory &  $2^{10}$  byte frame size  $\rightarrow 2^{22}$  frames in physical memory  $\rightarrow 22$  bits in physical address for frame number
- d)  $2^{16}$  pages of logical address space  $\rightarrow 2^{16}$  entries in page table
- e) 22 bits for frame number (from c) + valid/invalid bit  $\rightarrow$  23 bits in each page table entry

### 8.1

a) In general, a virtual memory address will contain some number of page references (depending on the structure of the page tables, tiered or single-table) followed by an offset. The page(s) are located in the page table(s) from a combination of the page number(s) from the virtual address and a page table initial offset (usually a register). This will produce the appropriate physical frame number, which, when combined with the offset from the virtual address, will produce a physical memory address.

- i) virtual address:  $1052 \rightarrow page$ : 1 offset:  $052 \rightarrow frame$ :  $7 \rightarrow physical address$ : 7052
- ii) virtual address:  $2221 \rightarrow page: 2 \rightarrow invalid address$
- iii) virtual address:  $5499 \rightarrow page$ : 5 offset:  $499 \rightarrow frame$ :  $0 \rightarrow physical address$ : 0499

# 8.3

b)

## a) 4 MB

b) each PTE contains 32 bits (4 bytes) of info & there are  $2^6$  frames/PTEs available  $\rightarrow$  256 bytes \*\*an overflow does not use additional memory, as the chain pointer stored in the PTE simply points to another entry in the extant table, whose size is set at 2<sup>6</sup> entries

| <b>8.4</b> **NOTE: On Clock: Shaded = Use Bit Set; * = pointer |   |              |              |              |              |              |              |              |              |              |              |              |
|----------------------------------------------------------------|---|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 7                                                              | 0 | 1            | 2            | 0            | 3            | 0            | 4            | 2            | 3            | 0            | 3            | 2            |
| FIFO 7<br>#PF: 7<br>Miss: 70%                                  | 7 | 7<br>0<br>1  | 2<br>0<br>1  | 2<br>0<br>1  | 2<br>3<br>1  | 3 0          | 4<br>3<br>0  | 2 0          | 4<br>2<br>3  | 0<br>2<br>3  | 0<br>2<br>3  | 0<br>2<br>3  |
| LRU 7<br>#PF: 7<br>Miss: 70%                                   | 7 | 7<br>0<br>1  | 2<br>0<br>1  | 2<br>0<br>1  | 2<br>3<br>1  | 3 0          | 4<br>3<br>0  | 4<br>2<br>0  | 4<br>2<br>3  | 0<br>2<br>3  | 0<br>2<br>3  | 0<br>2<br>3  |
| Clock 7<br>#PF: 6<br>Miss: 60%                                 | 7 | 7*<br>0<br>1 | 2<br>0*<br>1 | 2<br>0*<br>1 | 2*<br>0<br>3 | 2*<br>0<br>3 | 4<br>0*<br>3 | 4<br>2<br>3* | 4<br>2<br>3* | 4*<br>2<br>0 | 3<br>2*<br>0 | 0<br>2*<br>3 |
| Optimal 7<br>#PF: 4<br>Miss: 40%                               | 7 | 7<br>0<br>1  | 2<br>0<br>1  | 2<br>0<br>1  | 2<br>0<br>3  | 2<br>0<br>3  | 2<br>4<br>3  | 2<br>4<br>3  | 2<br>4<br>3  | 2<br>0<br>3  | 2<br>0<br>3  | 0 3          |

### 8.10

Page Size: 2<sup>12</sup> bytes PTE Size: 2<sup>2</sup> bytes Memory: 2<sup>64</sup> bytes

Level 7:  $2^{64}$  bytes  $\rightarrow 2^{52}$  pages, each mapped to 4 byte PTE in Level 6...

Level 6:  $2^{54}$  bytes  $\rightarrow 2^{42}$  pages, each mapped to 4 byte PTE in Level 5...

Level 5:  $2^{44}$  bytes  $\rightarrow 2^{32}$  pages, each mapped to 4 byte PTE in Level 4... Level 4:  $2^{34}$  bytes  $\rightarrow 2^{22}$  pages, each mapped to 4 byte PTE in Level 3...

Level 3:  $2^{24}$  bytes  $\rightarrow 2^{12}$  pages, each mapped to 4 byte PTE in Level 2...

Level 2:  $2^{14}$  bytes  $\rightarrow 2^2$  pages, each mapped to 4 byte PTE in Level 1...

Level 1:  $2^4$  bytes  $\rightarrow 1$  page

# 8.16

A simple mechanism to include this capability could involve decrementing Q when L is reached without a page fault occurring, and conversely incrementing Q when M is reached if Q page faults have occurred before M is reached. This would leave Q untouched when Q is reached in the expected interval, but would adjust it to be (potentially) more appropriate if the page fault rate is significantly higher or lower than expected. NOTE: The adjustments of Q would occur <u>after</u> any resident size adjustments have been made.